Part Number Hot Search : 
2SC383 HEF40 C2532 FEC15 714IG BDR2G GM38C42 00LVE
Product Description
Full Text Search
 

To Download MAX1504110 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 19-4815; Rev 1; 3/10
KIT ATION EVALU BLE AVAILA
Low-Cost, 3A, 4.5V to 28V Input, 350kHz, PWM Step-Down DC-DC Regulator with Internal Switches
General Description
The MAX15041 low-cost, synchronous DC-DC converter with internal switches delivers an output current up to 3A. The MAX15041 operates from an input voltage of 4.5V to 28V and provides an adjustable output voltage from 0.606V to 90% of VIN, set with two external resistors. The MAX15041 is ideal for distributed power systems, preregulation, set-top boxes, television, and other consumer applications. The MAX15041 features a peak-current-mode PWM controller with internally fixed 350kHz switching frequency and a 90% maximum duty cycle. The current-mode control architecture simplifies compensation design, and ensures a cycle-by-cycle current limit and fast response to line and load transients. A high-gain transconductance error amplifier allows flexibility in setting the external compensation by using a type II compensation scheme, thereby allowing the use of all ceramic capacitors. This synchronous buck regulator features internal MOSFETs that provide better efficiency than asynchronous solutions, while simplifying the design relative to discrete controller solutions. In addition to simplifying the design, the integrated MOSFETs minimize EMI, reduce board space, and provide higher reliability by minimizing the number of external components. The MAX15041 also features thermal shutdown and overcurrent protection (high-side sourcing and low-side sinking), and an internal 5V LDO with undervoltage lockout. In addition, this device ensures safe startup when powering into a prebiased output. Other features include an externally adjustable soft-start that gradually ramps up the output voltage and reduces inrush current. Independent enable control and powergood signals allow for flexible power sequencing. The MAX15041 is available in a space-saving, highpower, 3mm x 3mm, 16-pin TQFN-EP package and is fully specified from -40C to +85C. o o o o o o o o o o o o o o o
Features
Up to 3A of Continuous Output Current 1% Output Accuracy Over Temperature 4.5V to 28V Input Voltage Range Adjustable Output Voltage Range from 0.606V to 0.9 x VIN Internal 170m RDS-ON High-Side and 105m RDS-ON Low-Side Power Switches Fixed 350kHz Switching Frequency Up to 93% Efficiency Cycle-By-Cycle Overcurrent Protection Programmable Soft-Start Stable with Low-ESR Ceramic Output Capacitors Safe Startup into Prebiased Output Enable Input and Power-Good Output Fully Protected Against Overcurrent and Overtemperature VDD LDO Undervoltage Lockout Space-Saving, Thermally Enhanced, 3mm x 3mm Package
MAX15041
Ordering Information
PART MAX15041ETE+ TEMP RANGE PINPACKAGE TOP MARK AGV
-40C to +85C 16 TQFN-EP*
+Denotes a lead(Pb)-free/RoHS-compliant package. *EP = Exposed pad.
Typical Operating Circuit
INPUT 12V IN EN MAX15041 VDD PGND PGOOD PGOOD SS SGND FB COMP LX BST OUTPUT 1.8V AT 3A
Applications
Distributed Power Systems Wall Adapters Preregulators Set-Top Boxes Televisions xDSL Modems Consumer Products
________________________________________________________________ Maxim Integrated Products
1
For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim's website at www.maxim-ic.com.
Low-Cost, 3A, 4.5V to 28V Input, 350kHz, PWM Step-Down DC-DC Regulator with Internal Switches MAX15041
ABSOLUTE MAXIMUM RATINGS
IN to SGND.............................................................-0.3V to +30V EN to SGND .................................................-0.3V to (VIN + 0.3V) LX to PGND ................................-0.3V to min (+30V, VIN + 0.3V) LX to PGND .....................-1V to min (+30V, VIN + 0.3V) for 50ns PGOOD to SGND .....................................................-0.3V to +6V VDD to SGND............................................................-0.3V to +6V COMP, FB, SS to SGND..............-0.3V to min (+6V, VDD + 0.3V) BST to LX .................................................................-0.3V to +6V BST to SGND .........................................................-0.3V to +36V SGND to PGND ....................................................-0.3V to +0.3V LX Current (Note 1) ....................................................-5A to +8A Converter Output Short-Circuit Duration ...................Continuous Continuous Power Dissipation (TA = +70C) 16-Pin TQFN (derate 14.7mW/C above +70C) Multilayer Board .........................................................1666mW Package Thermal Resistance (Note 2) JA ................................................................................48C/W JC ..................................................................................7C/W Operating Temperature Range ..........................-40C to +85C Junction Temperature .....................................................+150C Storage Temperature Range ............................-65C to +150C Lead Temperature (soldering, 10s) .................................+300C Soldering Temperature (reflow) .......................................+260C
Note 1: LX has internal clamp diodes to PGND and IN. Applications that forward bias these diodes should take care not to exceed the IC's package power dissipation. Note 2: Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a fourlayer board. For detailed information on package thermal considerations, refer to www.maxim-ic.com/thermal-tutorial.
Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
ELECTRICAL CHARACTERISTICS
(VIN = 12V, CVDD = 1F, CIN = 22F, TA = TJ = -40C to +85C, typical values are at TA = +25C, unless otherwise noted.) (Note 3)
PARAMETER STEP-DOWN CONVERTER Input-Voltage Range Input Supply Current Shutdown Input Supply Current ENABLE INPUT EN Shutdown Threshold Voltage EN Shutdown Voltage Hysteresis EN Lockout Threshold Voltage EN Input Current POWER-GOOD OUTPUT PGOOD Threshold PGOOD Threshold Hysteresis PGOOD Output Low Voltage PGOOD Leakage Current ERROR AMPLIFIER Error Amplifier Transconductance Error Amplifier Voltage Gain FB Set-Point Accuracy FB Input Bias Current gMV AVEA VFB IFB VFB = 0.5V VFB = 0.7V 600 -100 -100 1.6 90 606 612 +100 +100 mS dB mV nA VPGOOD_TH VPGOOD_HYST VPGOOD_OL IPGOOD IPGOOD = 5mA, VFB = 0.5V VPGOOD = 5V, VFB = 0.7V VFB rising 540 560 15 35 10 100 584 mV mV mV nA VEN_SHDN VEN_HYST VEN_LOCK VEN_LOCK_HYST IEN VEN = 2.9V 2 VEN rising 1.7 VEN rising 1.4 100 1.95 100 5.3 9 2.15 V mV V mV A VIN IIN Switching VEN = 0V, VDD regulated by internal LDO VEN = 0V, VIN = VDD = 5V 4.5 2.1 2 18 28 4 12 28 V mA A SYMBOL CONDITIONS MIN TYP MAX UNITS
2
_______________________________________________________________________________________
Low-Cost, 3A, 4.5V to 28V Input, 350kHz, PWM Step-Down DC-DC Regulator with Internal Switches
ELECTRICAL CHARACTERISTICS (continued)
(VIN = 12V, CVDD = 1F, CIN = 22F, TA = TJ = -40C to +85C, typical values are at TA = +25C, unless otherwise noted.) (Note 3)
PARAMETER SS Current SS Discharge Resistance SS Prebiased Mode Stop Voltage Current Sense to COMP Transconductance COMP Clamp Low PWM Compensation Ramp Valley PWM CLOCK Switching Frequency Maximum Duty Cycle Minimum Controllable On-Time INTERNAL LDO OUTPUT (VDD) VDD Output Voltage VDD Short-Circuit Current LDO Dropout Voltage VDD Undervoltage Lockout Threshold VDD Undervoltage Lockout Hysteresis POWER SWITCH LX On-Resistance High-Side Switch Source Current-Limit Threshold Low-Side Switch Sink Current-Limit Threshold LX Leakage Current BST Leakage Current THERMAL SHUTDOWN Thermal-Shutdown Threshold Thermal-Shutdown Hysteresis HICCUP PROTECTION Blanking Time 16 x SoftStart Time Rising +155 20 C C VBST = 33V, VIN = VLX = 28V VBST = 5V, VIN = 28V, VLX = 0V VBST = 33V, VIN = VLX = 28V High-side switch, ILX = 1A Low-side switch, ILX = 1A 5 170 105 6 -3 10 10 10 305 175 7.2 m A A nA nA VUVLO_TH VUVLO_HYST VDD IVDD = 1mA to 25mA, VIN = 6.5V VIN = 6.5V IVDD = 25mA, VDD drops by -2% VDD rising 4.75 30 5.1 80 250 4 150 600 4.25 5.5 V mA mV V mV fSW D 315 350 90 150 385 kHz % ns GMOD VFB = 0.7V SYMBOL ISS RSS CONDITIONS VSS = 0.45V, sourcing ISS = 10mA, sinking, VEN = 1.6V MIN 4.5 TYP 5 6 0.65 9 0.68 830 MAX 5.5 UNITS A V S V mV
MAX15041
Note 3: Specifications are 100% production tested at TA = +25C. Limits over the operating temperature range are guaranteed by design and characterization.
_______________________________________________________________________________________
3
Low-Cost, 3A, 4.5V to 28V Input, 350kHz, PWM Step-Down DC-DC Regulator with Internal Switches MAX15041
Typical Operating Characteristics
(VIN = 12V, VOUT = 3.3V, CVDD = 1F, CIN = 22F, TA = +25C, circuit of Figure 3 (see Table 1 for values), unless otherwise specified.)
EFFICIENCY vs. LOAD CURRENT
MAX15041 toc01
EFFICIENCY vs. LOAD CURRENT
MAX15041 toc02
OUTPUT-VOLTAGE REGULATION vs. LOAD CURRENT
OUTPUT-VOLTAGE REGULATION (%)
MAX15041 toc03
100 95 90 EFFICIENCY (%) 85 80 75 70 65 60 55 50 0 0.5 1.0 1.5 2.0 2.5 VOUT = 5.0V VOUT = 3.3V VOUT = 2.5V VOUT = 1.8V VOUT = 1.2V VIN = 12V
100 95 90 EFFICIENCY (%) 85 80 75 70 65 60 55 50 VOUT = 3.3V VOUT = 2.5V VOUT = 1.8V VOUT = 1.2V 0 0.5 1.0 1.5 2.0 2.5 VIN = 5V
0.2 0 -0.2 -0.4 -0.6 -0.8 -1.0 -1.2
3.0
3.0
0
0.5
1.0
1.5
2.0
2.5
3.0
LOAD CURRENT (A)
LOAD CURRENT (A)
LOAD CURRENT (A)
LOAD-TRANSIENT WAVEFORMS
MAX15041 toc04
NORMALIZED OUTPUT VOLTAGE vs. TEMPERATURE
MAX15041 toc05
NORMALIZED OUTPUT VOLTAGE vs. TEMPERATURE
ILOAD = 2A NORMALIZED OUTPUT VOLTAGE 1.002 1.000 0.998 0.996 0.994 0.992
MAX15041 toc06
1.002 ILOAD = 0A NORMALIZED OUTPUT VOLTAGE 1.001 1.000 0.999 0.998 0.997 0.996 0.995
1.004
ILOAD 2A/div VOUT AC-COUPLED 200mV/div VPGOOD 5V/div 200s/div
-40
-15
10
35
60
85
-40
-15
10
35
60
85
TEMPERATURE (NC)
TEMPERATURE (NC)
FB SET POINT vs.TEMPERATURE
MAX15041 toc07
SWITCHING FREQUENCY vs. INPUT VOLTAGE
MAX15041 toc08
610
385 375 FREQUENCY (kHz) 365 355 345 335 TA = +85NC TA = +25NC TA = -40NC 325
608 FB SET POINT (mV)
606
604
602
600 -40 -15 10 35 60 85 TEMPERATURE (NC)
315 0 5 10 15 20 25 INPUT VOLTAGE (V)
4
_______________________________________________________________________________________
Low-Cost, 3A, 4.5V to 28V Input, 350kHz, PWM Step-Down DC-DC Regulator with Internal Switches
Typical Operating Characteristics (continued)
(VIN = 12V, VOUT = 3.3V, CVDD = 1F, CIN = 22F, TA = +25C, circuit of Figure 3 (see Table 1 for values), unless otherwise specified.)
MAX15041
INPUT SUPPLY CURRENT vs. INPUT VOLTAGE
L = 4.7FH ILOAD = 0A
MAX15041 toc09
SHUTDOWN CURRENT vs. INPUT VOLTAGE
9 SHUTDOWN CURRENT (FA) 8 7 6 5 4 3 2 1
MAX15041 toc10
SHUTDOWN CURRENT vs. TEMPERATURE
MAX15041 toc11
16 INPUT SUPPLY CURRENT (mA) 15 14 13 12 11 10 0 5 10 15 20 25 INPUT VOLTAGE (V)
10
4.0 3.5 3.0 2.5 2.0 1.5 1.0
0 0 5 10 15 20 25 INPUT VOLTAGE (V)
SHUTDOWN CURRENT (FA)
-40
-15
10
35
60
85
TEMPERATURE (NC)
SHUTDOWN WAVEFORMS
MAX15041 toc12
OUTPUT SHORT-CIRCUIT WAVEFORMS
MAX15041 toc13
VEN 5V/div VOUT 2V/div IL 2A/div VPGOOD 5V/div
VOUT 2V/div IIN 5A/div IL 5A/div VSS 2V/div
100s/div
10s/div
SWITCHING WAVEFORMS
MAX15041 toc14
SOFT-START WAVEFORMS
MAX15041 toc15
VLX 10V/div
VEN 5V/div
VOUT 2V/div
IL 2A/div
VOUT AC-COUPLED 50mV/div 1s/div 400s/div
IL 2A/div VPGOOD 5V/div
_______________________________________________________________________________________
5
Low-Cost, 3A, 4.5V to 28V Input, 350kHz, PWM Step-Down DC-DC Regulator with Internal Switches MAX15041
Typical Operating Characteristics (continued)
(VIN = 12V, VOUT = 3.3V, CVDD = 1F, CIN = 22F, TA = +25C, circuit of Figure 3 (see Table 1 for values), unless otherwise specified.)
SOFT-START TIME vs. CAPACITANCE
MAX15041 toc16
STARTUP INTO PREBIASED OUTPUT
MAX15041 toc17
1000
VEN 5V/div
VOUT 2V/div
SOFT-START TIME (ms)
100
10 IL 2A/div IOUT 2A/div 0.1 1 10 CSS (nF) 100 1000 400s/div
1
STARTUP INTO PREBIASED OUTPUT
MAX15041 toc18
MAXIMUM LOAD CURRENT vs. AMBIENT TEMPERATURE
VEN 5V/div
VOUT 2V/div
MAXIMUM LOAD CURRENT (A)
3.0 2.8 2.6 2.4
VIN = 5V TJ P +150NC
VOUT = 3.3V VOUT = 2.5V VOUT = 1.8V
IL 5A/div
IOUT 5A/div 400s/div
2.2 2.0 5 15
VOUT = 1.2V
25
35
45
55
65
75
85
AMBIENT TEMPERATURE (NC)
6
_______________________________________________________________________________________
MAX15041 toc19
3.2
Low-Cost, 3A, 4.5V to 28V Input, 350kHz, PWM Step-Down DC-DC Regulator with Internal Switches
Typical Operating Characteristics (continued)
(VIN = 12V, VOUT = 3.3V, CVDD = 1F, CIN = 22F, TA = +25C, circuit of Figure 3 (see Table 1 for values), unless otherwise specified.)
MAXIMUM LOAD CURRENT vs. AMBIENT TEMPERATURE
MAX15041 toc20
MAX15041
MAXIMUM LOAD CURRENT vs. AMBIENT TEMPERATURE
VIN = 28V TJ P +150NC
MAX15041 toc21
3.2 MAXIMUM LOAD CURRENT (A) 3.0 2.8
VIN = 12V TJ P +150NC
3.2 MAXIMUM LOAD CURRENT (A) 3.0 2.8
VOUT = 3.3V 2.6 2.4 2.2 2.0 5 15 25 35 45 55 65 75 85 AMBIENT TEMPERATURE (NC) VOUT = 2.5V VOUT = 1.8V VOUT = 1.2V
VOUT = 1.2V 2.6 2.4 2.2 2.0 5 15 25 35 45 55 65 75 85 AMBIENT TEMPERATURE (NC) VOUT = 3.3V VOUT = 2.5V VOUT = 1.8V
DEVICE POWER DISSIPATION vs. LOAD CURRENT
MAX15041 toc22
DEVICE POWER DISSIPATION vs. LOAD CURRENT
VIN = 5V 2.5 POWER DISSIPATION (W) 2.0 1.5 1.0 0.5 0 VOUT = 3.3V VOUT = 2.5V VOUT = 1.8V VOUT = 1.2V
MAX15041 toc23
3.0 VIN = 12V 2.5 POWER DISSIPATION (W) VOUT = 3.3V 2.0 1.5 1.0 0.5 0 0 0.5 1.0 1.5 2.0 2.5 VOUT = 2.5V VOUT = 1.8V VOUT = 1.2V
3.0
3.0
0
0.5
1.0
1.5
2.0
2.5
3.0
LOAD CURRENT (A)
LOAD CURRENT (A)
_______________________________________________________________________________________
7
Low-Cost, 3A, 4.5V to 28V Input, 350kHz, PWM Step-Down DC-DC Regulator with Internal Switches MAX15041
Pin Configuration
LX 10 BST 9
TOP VIEW
LX 12 11 LX
PGND 13 PGND 14 IN 15 IN 16
8 7
I.C. SGND SS FB
MAX15041
+
1 VDD 2 PGOOD 3 EN *EP
6 5
4 COMP
TQFN
*EXPOSED PAD, CONNECT TO SGND.
Pin Description
PIN 1 2 3 4 5 6 7 8 9 10, 11, 12 13, 14 15, 16 -- NAME VDD PGOOD EN COMP FB SS SGND I.C. BST LX PGND IN EP FUNCTION Internal LDO 5V Output. Supply input for the internal analog core. Bypass with a ceramic capacitor of at least 1F to SGND. See Figure 3. Power-Good Open-Drain Output. PGOOD goes low if FB is below 545mV. Enable Input. EN is a digital input that turns the regulator on and off. Drive EN high to turn on the regulator. Connect to IN for always-on operations. Voltage Error-Amplifier Output. Connect the necessary compensation network from COMP to SGND. Feedback Input. Connect FB to the center tap of an external resistor-divider from the output to SGND to set the output voltage from 0.606V to 90% of VIN. Soft-Start Input. Connect a capacitor from SS to SGND to set the soft-start time (see the Setting the SoftStart Time section). Analog Ground. Connect to PGND plane at one point near the input bypass capacitor return terminal. Internally Connected. Connect to SGND. High-Side MOSFET Driver Supply. Bypass BST to LX with a 10nF capacitor. Connect an external diode (see the Diode Selection section) from VDD to BST. Inductor Connection. Connect the LX pin to the switched side of the inductor. LX is high impedance when the IC is in shutdown mode, thermal shutdown mode, or VDD is below the UVLO threshold. Power Ground. Connect to the SGND PCB copper plane at one point near the input bypass capacitor return terminal. Input Power Supply. Input supply range is from 4.5V to 28V. Bypass with a ceramic capacitor of at least 22F to PGND. Exposed Pad. Connect to SGND externally. Solder the exposed pad to a large contiguous copper plane to maximize thermal performance.
8
_______________________________________________________________________________________
Low-Cost, 3A, 4.5V to 28V Input, 350kHz, PWM Step-Down DC-DC Regulator with Internal Switches
Simplified Block Diagram
MAX15041
EN
ENABLE CONTROL AND THERMAL SHUTDOWN
5V LDO UVLO COMPARATOR 4V
VDD
MAX15041
VDD BIAS GENERATOR CURRENT-SENSE/CURRENT-LIMIT AMPLIFIER BST
IN
LX VOLTAGE REFERENCE N
0.65V
CONTROL LOGIC AND SINK LIMIT
LX
VDD 5A 0.606V SS STRONG PREBIAS COMPARATOR PWM COMPARATOR N
PGND
FB
ERROR AMPLIFIER
OSCILLATOR PGOOD
COMP
SGND N 0.560V RISING, 0.545V FALLING POWER-GOOD COMPARATOR
_______________________________________________________________________________________
9
Low-Cost, 3A, 4.5V to 28V Input, 350kHz, PWM Step-Down DC-DC Regulator with Internal Switches MAX15041
Detailed Description
The MAX15041 is a high-efficiency, peak-currentmode, step-down DC-DC converter with integrated high-side (170m, typ) and low-side (105m, typ) power switches. The output voltage is set from 0.606V to 0.9 x VIN by using an adjustable, external resistive divider and can deliver up to 3A load current. The 4.5V to 28V input voltage range makes the device ideal for distributed power systems, notebook computers, and preregulation applications. The MAX15041 features a PWM, internally fixed 350kHz switching frequency with a 90% maximum duty cycle. PWM current-mode control allows for an all-ceramic capacitor solution. The MAX15041 comes with a highgain transconductance error amplifier. The currentmode control architecture simplifies compensation design and ensures a cycle-by-cycle current limit and fast reaction to line and load transients. The low RDS-ON, on-chip, MOSFET switches ensure high efficiency at heavy loads and minimize critical inductances, reducing layout sensitivity. The MAX15041 also features thermal shutdown and overcurrent protection (high-side sourcing and low-side sinking), and an internal 5V, LDO with undervoltage lockout. An externally adjustable voltage soft-start gradually ramps up the output voltage and reduces inrush current. Independent enable control and powergood signals allow for flexible power sequencing. The MAX15041 also provides the ability to start up into a prebiased output, below or above the set point. 2) The high-side MOSFET current limit is reached. 3) The maximum duty cycle of 90% is reached. Then, the low-side MOSFET turns on; the low-side MOSFET turns off when the clock period ends.
Starting into a Prebiased Output
The MAX15041 is capable of safely soft-starting into a prebiased output without discharging the output capacitor. Starting up into a prebiased condition, both low-side and high-side MOSFETs remain off to avoid discharging the prebiased output. PWM operation starts only when the SS voltage crosses the FB voltage. The MAX15041 is also capable of soft-starting into an output prebiased above the OUT nominal set point. In this case, forced PWM operation starts when SS voltage reaches 0.65V (typ). In case of a prebiased output, below or above the OUT nominal set point, if the low-side MOSFET sink current reaches the sink current limit (-3A, typ), the low-side MOSFET turns off before the end of the clock period and the high-side MOSFET turns on until one of the following conditions happens: 1) High-side MOSFET source current hits the reduced high-side MOSFET current limit (0.75A, typ); in this case, the high-side MOSFET is turned off for the remaining clock period. 2) The clock period ends.
Enable Input and Power-Good Output
The MAX15041 features independent device enable control and power-good signals that allow for flexible power sequencing. The enable input (EN) is an input with a 1.95V (typ) threshold that controls the regulator. Assert a voltage exceeding the threshold on EN to enable the regulator, or connect EN to IN for always-on operations. Power-good (PGOOD) is an open-drain output that deasserts (goes high impedance) when VFB is above 560mV (typ), and asserts low if VFB is below 545mV (typ). When the EN voltage is higher than 1.4V (typ) and lower than 1.95V (typ), most of the internal blocks are disabled, only an internal coarse preregulator, including the EN accurate comparator, is kept on.
Controller Function-PWM Logic
The MAX15041 operates at a constant 350kHz switching frequency. When EN is high, after a brief settling time, PWM operation starts when VSS crosses the FB voltage, at the beginning of soft-start. The first operation is always a high-side MOSFET turnon, at the beginning of the clock cycle. The high-side MOSFET is turned off when: 1) COMP voltage crosses the internal current-mode ramp waveform, which is the sum of the compensation ramp and the current-mode ramp derived from the inductor current waveform (current-sense block).
10
______________________________________________________________________________________
Low-Cost, 3A, 4.5V to 28V Input, 350kHz, PWM Step-Down DC-DC Regulator with Internal Switches
Programmable Soft-Start (SS)
The MAX15041 utilizes a soft-start feature to slowly ramp up the regulated output voltage to reduce input inrush current during startup. Connect a capacitor from SS to SGND to set the startup time (see the Setting the SoftStart Time section for capacitor selection details). capacitor, CSS for a fixed period of time (T0 = 70ns, typ). If the overcurrent condition persists, SS is pulled below 0.606V and a hiccup event is triggered. During a hiccup event, high-side and low-side MOSFETs are kept off, and COMP is pulled low for a period equal to 16 times the nominal soft-start time (blanking time). This is obtained by charging SS from 0 to 0.606V with a 5A (typ) current, and then slowly discharging it back to 0V with a 333nA (typ) current. After the blanking time has elapsed, the device attempts to restart. If the overcurrent fault has cleared, the device resumes normal operation, otherwise a new hiccup event is triggered (see the Output Short-Circuit Waveforms in the Typical Operating Characteristics).
MAX15041
Internal LDO (VDD) The MAX15041 has an internal 5.1V (typ) LDO. VDD is externally compensated with a minimum 1F, low-ESR ceramic capacitor. The VDD voltage is used to supply the low-side MOSFET driver, and to supply the internal control logic. When the input supply (IN) is below 4.5V, VDD is 50mV (typ) lower than IN. The VDD output current limit is 80mA (typ) and an UVLO circuit inhibits switching when VDD falls below 3.85V (typ). Error Amplifier
A high-gain error amplifier provides accuracy for the voltage feedback loop regulation. Connect the necessary compensation network between COMP and SGND (see the Compensation Design Guidelines section). The erroramplifier transconductance is 1.6mS (typ). COMP clamp low is set to 0.68V (typ), just below the PWM ramp compensation valley, helping COMP to rapidly return to correct set point during load and line transients.
Thermal-Shutdown Protection
The MAX15041 contains an internal thermal sensor that limits the total power dissipation in the device and protects it in the event of an extended thermal fault condition. When the die temperature exceeds +155C (typ), the thermal sensor shuts down the device, turning off the DC-DC converter and the LDO regulator to allow the die to cool. After the die temperature falls by 20C (typ), the device restarts, using the soft-start sequence.
Applications Information
Setting the Output Voltage
Connect a resistive divider (R1 and R2, see Figures 1 and 3) from OUT to FB to SGND to set the DC-DC converter output voltage. Choose R1 and R2 so that the DC errors due to the FB input bias current do not affect the output-voltage precision. With lower value resistors, the DC error is reduced, but the amount of power consumed in the resistive divider increases. A typical tradeoff value for R2 is 10k, but values between 5k and 50k are acceptable. Once R2 is chosen, calculate R1 using: V R1 = R2 x OUT - 1 VFB where the feedback threshold voltage VFB = 0.606V (typ).
PWM Comparator
The PWM comparator compares COMP voltage to the current-derived ramp waveform (LX current to COMP voltage transconductance value is 9A/V, typ.). To avoid instability due to subharmonic oscillations when the duty cycle is around 50% or higher, a compensation ramp is added to the current-derived ramp waveform. The compensation ramp slope (0.45V x 350kHz) is equivalent to half of the inductor current down slope in the worst case (load 3A, current ripple 30% and maximum duty cycle operation of 90%). Compensation ramp valley is set at 0.83V (typ).
Overcurrent Protection and Hiccup Mode
When the converter output is shorted or the device is overloaded, the high-side MOSFET current-limit event (6A, typ) turns off the high-side MOSFET and turns on the low-side MOSFET. In addition, it discharges the SS
______________________________________________________________________________________
11
Low-Cost, 3A, 4.5V to 28V Input, 350kHz, PWM Step-Down DC-DC Regulator with Internal Switches MAX15041
Inductor Selection
A larger inductor value results in reduced inductor ripple current, leading to a reduced output ripple voltage. However, a larger inductor value results in either a larger physical size or a higher series resistance (DCR) and a lower saturation current rating. Typically, inductor value is chosen to have current ripple equal to 30% of load current. Choose the inductor with the following formula: V VOUT L= x 1 - OUT fSW x IL VIN where fSW is the internally fixed 350kHz switching frequency, and IL is the estimated inductor ripple current (typically set to 0.3 x I LOAD ). In addition, the peak inductor current, IL_PK, must always be below both the minimum high-side MOSFET current-limit value, IHSCL_MIN (5A, typ), and the inductor saturation current rating, IL_SAT. Ensure that the following relationship is satisfied: 1 IL _ PK = ILOAD + x IL < min(IHSCL _ MIN ,IL _ SAT ) 2 For ceramic capacitors, ESR contribution is negligible: RESR _ COUT << 1 8 x fSW x COUT
For tantalum or electrolytic capacitors, ESR contribution is dominant: 1 RESR _ COUT >> 8 x fSW x COUT
Compensation Design Guidelines
The MAX15041 uses a fixed-frequency, peak-currentmode control scheme to provide easy compensation and fast transient response. The inductor peak current is monitored on a cycle-by-cycle basis and compared to the COMP voltage (output of the voltage error amplifier). The regulator's duty-cycle is modulated based on the inductor's peak current value. This cycle-by-cycle control of the inductor current emulates a controlled current source. As a result, the inductor's pole frequency is shifted beyond the gain-bandwidth of the regulator. System stability is provided with the addition of a simple series capacitor-resistor from COMP to SGND. This pole-zero combination serves to tailor the desired response of the closed-loop system. The basic regulator loop consists of a power modulator (comprising the regulator's pulse-width modulator, compensation ramp, control circuitry, MOSFETs, and inductor), the capacitive output filter and load, an output feedback divider, and a voltage-loop error amplifier with its associated compensation circuitry. See Figure 1 for a graphical representation. The average current through the inductor is expressed as: IL = GMOD x VCOMP where IL is the average inductor current and GMOD is the power modulator's transconductance. For a buck converter: VOUT = R LOAD x IL where R LOAD is the equivalent load resistor value. Combining the two previous equations, the power modulator's transfer function in terms of VOUT with respect to VCOMP is: VOUT R xI = LOAD L = RLOAD x GMOD VCOMP IL G MOD
Diode Selection
The MAX15041 requires an external bootstrap steering diode. Connect the diode between VDD and BST. The diode should have a reverse voltage rating, higher than the converter input voltage and a 200mA minimum current rating. Typically, a fast switching or Schottky diode is used in this application, but a simple low-cost diode (1N4007) suffices.
Input Capacitor Selection
For a step-down converter, input capacitor CIN helps to keep the DC input voltage steady, in spite of discontinuous input AC current. Low-ESR capacitors are preferred to minimize the voltage ripple due to ESR. Size CIN using the following formula: ILOAD V CIN = x OUT fSW x VIN _ RIPPLE VIN
Output-Capacitor Selection
Low-ESR capacitors are recommended to minimize the voltage ripple due to ESR. Total output-voltage peak-topeak ripple is estimated by the following formula:
VOUT = V VOUT 1 x 1 - OUT x RESR _ COUT + fSW x L VIN 8 x fSW x COUT
12
______________________________________________________________________________________
Low-Cost, 3A, 4.5V to 28V Input, 350kHz, PWM Step-Down DC-DC Regulator with Internal Switches MAX15041
FEEDBACK DIVIDER VOUT ERROR AMPLIFIER POWER MODULATOR OUTPUT FILTER AND LOAD
COMPENSATION RAMP
VIN
R1
FB COMP
gMC
QHS L0 R2 gMV ROUT RC *CCC PWM COMPARATOR CONTROL LOGIC QLS DCR
VOUT
IL
ESR
RLOAD
COUT CC VCOMP GMOD VOUT IL ROUT = AVEA/gMV REF *CCC IS OPTIONAL. NOTE: THE GMOD STAGE SHOWN ABOVE MODELS THE AVERAGE CURRENT OF THE INDUCTOR INJECTED INTO THE OUTPUT LOAD. THIS REPRESENTS A SIMPLIFICATION FOR THE POWER MODULATOR STAGE DRAWN ABOVE.
Figure 1. Peak Current-Mode Regulator Transfer Model
Having defined the power modulator's transfer function gain, the total system loop gain can be written as follows (see Figure 1):
= s ( CC + CCC ) (RC + ROUT ) + 1 x s ( CC || CCC )(RC || ROUT ) + 1 = GMOD x ROUT x ( sCCRC + 1)
The dominate poles and zeros of the transfer loop gain is shown below:
fP1 = fP3 = fZ2 = 2 x 10 gMV A VEA [dB] / 20 x CC fP2 = 1 2 x COUT (ESR + RLOAD )
(sCOUTESR + 1) RLOAD x sCOUT (ESR + RLOAD ) + 1
1 2 x CCCRC 1 2 x COUTESR
fZ1 =
1 2 x CCRC
R2 A Gain = x VEA x x R1 + R2 ROUT
The order of pole-zero occurrence is: fP1 < fP2 < fZ1 < fZ2 fP3 Note under heavy load, fP2, may approach fZ1. A graphical representation of the asymptotic system closed-loop response, including the dominant pole and zero locations is shown in Figure 2.
where ROUT is the quotient of the error amplifier's DC gain, AVEA, divided by the error amplifier's transconductance, gMV; ROUT is much larger than RC and CC is much larger than CCC. Rewriting:
Gain =
(sCCRC + 1) VFB A VEA x VOUT A VEA + 1 x ( sCCCRC + 1) sCC gMV (sCOUTESR + 1) sCOUT (ESR + RLOAD ) + 1
x GMODRLOAD x
______________________________________________________________________________________
13
Low-Cost, 3A, 4.5V to 28V Input, 350kHz, PWM Step-Down DC-DC Regulator with Internal Switches MAX15041
GAIN 1ST ASYMPTOTE VFB x VOUT -1 x 10AVEA[dB]/20 x GMOD x RLOAD 2ND ASYMPTOTE VFB x VOUT -1 x gMV x (CC)-1 x GMOD x RLOAD
3RD ASYMPTOTE VFB x VOUT -1 x gMV x (CC)-1 x GMOD x RLOAD x ( COUT(ESR + RLOAD))-1
4TH ASYMPTOTE VFB x VOUT -1 x gMV x RC x GMOD x RLOAD x (COUT(ESR + RLOAD))-1 3RD POLE (CCCRC)-1 2ND ZERO (COUTESR)-1 UNITY 1ST POLE gMV x (10AVEA[dB]/20 CC)-1 1ST ZERO (CCRC)-1 2ND POLE (COUT(ESR + RLOAD))-1 RAD/S CO
5TH ASYMPTOTE VFB x VOUT -1 x gMV x RC x GMOD x (ESR || RLOAD) 6TH ASYMPTOTE VFB x VOUT -1 x gMV x ( CCC)-1 x GMOD x (ESR || RLOAD)
Figure 2. Asymptotic Loop Response of Peak Current-Mode Regulator
If COUT is large, or exhibits a lossy equivalent series resistance (large ESR), the circuit's second zero may come into play around the crossover frequency (fCO = CO/2). In this case, a third pole may be induced by a second (optional) small compensation capacitor (CCC), connected from COMP to SGND. The loop response's fourth asymptote (in bold, Figure 2) is the one of interest in establishing the desired crossover frequency (and determining the compensation component values). A lower crossover frequency provides for stable closed-loop operation at the expense of a slower load and line transient response. Increasing the crossover frequency improves the transient response at the (potential) cost of system instability. A standard rule of thumb sets the crossover frequency 1/10 of the switching frequency (for the MAX15041, this is approximately 35kHz for the 350kHz fixed switching frequency). First, select the passive and active power components that meet the application's requirements. Then, choose the small-signal compensation components to achieve
14
the desired closed-loop frequency response and phase margin as outlined in the Closing the Loop: Designing the Compensation Circuitry section.
Closing the Loop: Designing the Compensation Circuitry 1) Select the desired crossover frequency. Choose fCO equal to 1/10th of fSW, or fCO 35kHz. 2) Select RC using the transfer-loop's fourth asymptote gain (assuming fCO > fP1, fP2, and fZ1 and setting the overall loop gain to unity) as follows:
1= x therefore: 2 x fCO x COUT x (ESR + RLOAD ) V RC = OUT x VFB gMV x GMOD x RLOAD VFB x gMV x RC x GMOD x RLOAD VOUT
1 2 x fCO x COUT x (ESR + RLOAD )
______________________________________________________________________________________
Low-Cost, 3A, 4.5V to 28V Input, 350kHz, PWM Step-Down DC-DC Regulator with Internal Switches
For RLOAD much greater than ESR, the equation can be further simplified as follows: V 2 x fCO x COUT RC = OUT x VFB gMV x GMOD where VFB is equal to 0.606V. 3) Select C C . C C is determined by selecting the desired first system zero, fZ1, based on the desired phase margin. Typically, setting fZ1 below 1/5th of fCO provides sufficient phase margin. fZ1 = therefore: CC 5 2 x fCO x RC f 1 CO 2 x CCRC 5 this third-pole placement is well beyond the desired crossover frequency, minimizing its interaction with the system loop response at crossover. If CCC is smaller than 10pF, it can be neglected in these calculations.
MAX15041
Setting the Soft-Start Time
The soft-start feature ramps up the output voltage slowly, reducing input inrush current during startup. Size the CSS capacitor to achieve the desired soft-start time tSS using: I xt CSS = SS SS VFB ISS, the soft-start current, is 5A (typ) and VFB, the output feedback voltage threshold, is 0.606V (typ). When using large COUT capacitance values, the high-side current limit may trigger during the soft-start period. To ensure the correct soft-start time, tSS, choose CSS large enough to satisfy: CSS >> COUT x VOUT x ISS (IHSCL _ MIN - IOUT ) x VFB
4) If the ESR output zero is located at less than one-half the switching frequency use the (optional) secondary compensation capacitor, CCC, to cancel it, as follows: 1 1 = fP3 = fZ2 = 2 x CCCRC 2 x COUTESR therefore: CCC = COUT x ESR RC
IHSCL_MIN is the minimum high-side switch, currentlimit value.
Power Dissipation
The MAX15041 is available in a thermally enhanced TQFN package and can dissipate up to 1.666W at TA = +70C. The exposed pad should be connected to SGND externally, preferably soldered to a large ground plane to maximize thermal performance. When the die temperature exceeds +155C, The thermal-shutdown protection is activated (see the Thermal-Shutdown Protection section).
If the ESR zero exceeds 1/2 the switching frequency, use the following equation: fP3 = therefore: CCC = 2 2 x fSW x RC f 1 = SW 2 x CCCRC 2
Layout Procedure
Careful PCB layout is critical to achieve clean and stable operation. It is highly recommended to duplicate the MAX15041 evaluation kit layout for optimum performance. If deviation is necessary, follow these guidelines for good PCB layout: 1) Connect input and output capacitors to the power ground plane; connect all other capacitors to the signal ground plane.
The downside of CCC is that it detracts from the overall system phase margin. Care should be taken to guarantee
______________________________________________________________________________________
15
Low-Cost, 3A, 4.5V to 28V Input, 350kHz, PWM Step-Down DC-DC Regulator with Internal Switches MAX15041
2) Place capacitors on VDD, IN, and SS as close as possible to the IC and the corresponding pin using direct traces. Keep the power ground plane (connected to PGND) and signal ground plane (connected to SGND) separate. PGND and SGND connect at only one common point near the input bypass capacitor return terminal. 3) Keep the high-current paths as short and wide as possible. Keep the path of switching current short and minimize the loop area formed by LX, the output capacitors, and the input capacitors. 4) Connect IN, LX, and PGND separately to a large copper area to help cool the IC to further improve efficiency. 5) Ensure all feedback connections are short and direct. Place the feedback resistors and compensation components as close as possible to the IC. 6) Route high-speed switching nodes (such as LX and BST) away from sensitive analog areas (such as FB and COMP).
INPUT 4.5V TO 28V
D
RBST 47 IN CIN 47F EN VDD RPU 10k CVDD 1F PGND PGOOD SS I.C. CSS 0.01F SGND FB COMP CCC 100pF RC 1.8k CC 12nF R2 10.0k 1% BST CBST 10nF LX COUT 10nF
MAX15041
L 4.7H OUTPUT = 3.3V
R1 45.3k 1%
PGOOD
Figure 3. Typical Operating Circuit (4.5V to 28V Input Buck Converter)
Table 1. Typical Component Values for Common Output-Voltage Settings
VOUT (V) 5.0 3.3 2.5 1.8 1.2 L (H) 4.7 4.7 3.3 2.2 2.2 CC (nF) 8 12 22 33 47 RC (k) 2.70 1.80 1.50 1.00 0.68 Select R2 so that: 5k R2 50k Calculate R1 using the equation in the Setting the Output Voltage section. R1 and R2
16
______________________________________________________________________________________
Low-Cost, 3A, 4.5V to 28V Input, 350kHz, PWM Step-Down DC-DC Regulator with Internal Switches
Chip Information
PROCESS: BiCMOS
Package Information
For the latest package outline information and land patterns, go to www.maxim-ic.com/packages. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status. PACKAGE TYPE 16 TQFN-EP PACKAGE CODE T1633+4 DOCUMENT NO. 21-0136
MAX15041
______________________________________________________________________________________
17
Low-Cost, 3A, 4.5V to 28V Input, 350kHz, PWM Step-Down DC-DC Regulator with Internal Switches MAX15041
Revision History
REVISION NUMBER 0 1 REVISION DATE 7/09 3/10 Initial release Revised General Description, Absolute Maximum Ratings, Applications Information, Figures 2 and 3. DESCRIPTION PAGES CHANGED -- 1, 2, 3, 7, 10-13, 15, 16
Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.
18 ____________________Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600 (c) 2010 Maxim Integrated Products Maxim is a registered trademark of Maxim Integrated Products, Inc.


▲Up To Search▲   

 
Price & Availability of MAX1504110

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X